# HYE18P32161AC-70/L70 HYE18P32161AC-85/L85

32M Asynchronous/Page CellularRAM CellularRAM



**Memory Products** 



#### Edition 2004-7-12

Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany © Infineon Technologies AG 2004. All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

# HYE18P32161AC-70/L70 HYE18P32161AC-85/L85

32M Asynchronous/Page CellularRAM CellularRAM

**Memory Products** 



#### HYE18P32161AC-70/L70, HYE18P32161AC-85/L85

| Revision   | History: 2004-7-12                                     | V2.2                              |
|------------|--------------------------------------------------------|-----------------------------------|
| Previous \ | Version: 1.9 (Target data sheet)                       |                                   |
| Page       | Subjects (major changes since last revision)           |                                   |
| all        | 2nd bin of Icc2 added. Marking for low-power part puts | "L" in the place of "-"           |
| all        | tLZ, tBLZ, tOLZ are adjusted                           |                                   |
| Previous \ | Version: 2.0, 2.1 (Target data sheet)                  |                                   |
| all        | Specified min. duration of DPD mode to be <b>1ms</b>   |                                   |
| 19, 21     | Changing inter-page address, A4-A19 should come wi     | th CS1 toggling in page read mode |
| 31         | Specified detailed timing requirement of S/W Register  | Entry mode                        |
|            |                                                        |                                   |
|            |                                                        |                                   |
|            |                                                        |                                   |
|            |                                                        |                                   |

#### We Listen to Your Comments

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to:

techdoc.mp@infineon.com





| 1     | Overview                                                          | 8  |
|-------|-------------------------------------------------------------------|----|
| 1.1   | Features                                                          | 8  |
| 1.2   | General Description                                               | 9  |
| 1.3   | HYE18P32161AC(-/L)70/85 Ball Configuration                        | 10 |
| 1.4   | HYE18P32161AC(-/L)70/85 Ball Definition and Description           | 11 |
| 1.5   | Functional Block Diagram                                          | 12 |
| 1.6   | Commands                                                          | 13 |
| 2     | Functional Description                                            | 14 |
| 2.1   | Power-Up and Initialization                                       | 14 |
| 2.2   | Access To The Control Register Map                                | 15 |
| 2.3   | Refresh Control Register                                          | 16 |
| 2.3.1 | Partial Array Self Refresh (PASR)                                 | 17 |
| 2.3.2 | Deep Power Down Mode                                              |    |
| 2.3.3 | Temperature Compensated Self Refresh (TCSR)                       | 18 |
| 2.3.4 | Power Saving Potential in Standby When Applying PASR, TCSR or DPD | 18 |
| 2.3.5 | Page Mode Enable/Disable                                          | 19 |
| 2.4   | Asynchronous Read                                                 | 20 |
| 2.4.1 | Page Read Mode                                                    | 21 |
| 2.5   | Asynchronous Write                                                |    |
| 2.6   | Deep Power Down Mode Entry/ Exit                                  | 26 |
| 2.7   | General AC Input/Output Reference Waveform                        | 26 |
| 3     | Electrical Characteristics                                        | 27 |
| 3.1   | Absolute Maximum Ratings                                          | 27 |
| 3.2   | Recommended Power & DC Operation Ratings                          | 27 |
| 3.3   | Output Test Conditions                                            |    |
| 3.4   | Pin Capacitances                                                  | 28 |
| 4     | Package Outlines                                                  | 29 |
|       | Appendix A: S/W Register Entry Mode ("4-cycle method")            | 30 |
|       | Fig. 2                                                            |    |



| Figure 1  | CellularRAM - Interface Configuration Options                                                                                                                                   | 9                |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| Figure 2  | Standard Ballout - HYE18P32161AC(-/L)70/85                                                                                                                                      | 10               |
| Figure 3  | Functional Block Diagram                                                                                                                                                        |                  |
| Figure 4  | Power Up Sequence                                                                                                                                                               | 14               |
| Figure 5  | Refresh Control Registers                                                                                                                                                       |                  |
| Figure 6  | Control Register Write Access Protocol                                                                                                                                          | 15               |
| Figure 7  | PASR Programming Scheme                                                                                                                                                         | 17               |
| Figure 8  | PASR Configuration Example                                                                                                                                                      |                  |
| Figure 9  | Asynchronous Read - Address Controlled ( $\overline{CS1} = \overline{OE} = V_{IL}$ , $\overline{WE} = V_{IH}$ , $\overline{UB}$ and/or $\overline{LB} = V_{IL}$ , $ZZ = V_{IH}$ | / <sub>н</sub> ) |
|           | 20                                                                                                                                                                              |                  |
| Figure 10 | Asynchronous Read ( $\overline{WE} = V_{IH}$ , $ZZ = V_{IH}$ )                                                                                                                  | 20               |
| Figure 11 | Asynchronous Page Read Mode (ZZ = $V_{\text{IH}}$ )                                                                                                                             | 21               |
| Figure 12 | Asynchronous Write - $\overline{\text{WE}}$ Controlled ( $\overline{\text{OE}} = V_{\text{IH}}$ or $V_{\text{IL}}$ , $ZZ = V_{\text{IH}}$ )                                     | 23               |
| Figure 13 | Asynchronous Write - $\overline{\text{CS1}}$ Controlled ( $\overline{\text{OE}} = V_{\text{IH}}$ or $V_{\text{IL}}$ , $ZZ = V_{\text{IH}}$ )                                    | 23               |
| Figure 14 | Asynchronous Write - $\overline{\text{UB}}$ , $\overline{\text{LB}}$ Controlled ( $\overline{\text{OE}} = V_{\text{IH}}$ or $V_{\text{IL}}$ , $ZZ = V_{\text{IH}}$ )            | 24               |
| Figure 15 | Asynchronous Write to Control Register ( $\overline{OE} = V_{IH}$ or $V_{IL}$ )                                                                                                 | 24               |
| Figure 16 | Deep Power Down Entry/ Exit                                                                                                                                                     | 26               |
| Figure 17 | Output Test Circuit                                                                                                                                                             | 28               |
| Figure 18 | P-VFBGA-48 (Plastic Very Thin Fine Pitch Ball Grid Array Package)                                                                                                               | 29               |
| Figure 19 | S/W Register Entry timing (Address input = 1FFFFFh)                                                                                                                             | 30               |
| Figure 20 | RCR Mapping in S/W Register Entry                                                                                                                                               | 31               |
|           |                                                                                                                                                                                 |                  |

Data Sheet 6 V2.2, 2004-7-12



| Table 1  | Product Selection                                | <br>8    |
|----------|--------------------------------------------------|----------|
| Table 2  | Ball Description - HYE18P32161AC(-/L)70/85       | <br>. 11 |
| Table 3  | Asynchronous Command Table                       | <br>. 13 |
| Table 4  | Description of Commands                          | <br>. 13 |
| Table 5  | Standby Currents When Applying PASR, TCSR or DPD | <br>. 18 |
| Table 6  | Timing Parameters - Asynchronous Read            | <br>. 22 |
| Table 7  | Timing Parameters - Asynchronous Write           | <br>. 25 |
| Table 8  | DPD/ ZZ Timing Table                             | <br>. 26 |
| Table 9  | Absolute Maximum Ratings                         | <br>. 27 |
| Table 10 | Recommended DC Operating Conditions              | <br>. 27 |
| Table 11 | DC Characteristics                               | <br>. 27 |
| Table 13 | Pin Capacitances                                 | <br>. 28 |
| Table 12 | Operating Characteristics                        | <br>. 28 |



# 32M Asynchronous/Page CellularRAM CellularRAM

HYE18P32161AC-70/L70 HYE18P32161AC-85/L85

#### 1 Overview

#### 1.1 Features

- High density (1T1C-cell) Asynchronous 32-Mbit Pseudo-Static RAM
- Designed for cell phone applications (CellularRAM)
- Functional-compatible to conventional low power asynchronous SRAM devices
- Organization 2M × 16
- Refresh-free operation
- 1.8 V single power supply ( $V_{DD}$  and  $V_{DDO}$ )
- Support of 2.5V and 3.0V I/O voltage options ( $V_{\rm DDO}$ )
- · Low power optimized design
  - $-I_{STANDBY}$  = 90  $\mu$ A for L-part and 120  $\mu$ A for standard part (32M), data retention mode
  - $-I_{\rm DPD}$  = < 25  $\mu A$  (32M), non-data retention mode
- Low power features (partly adopted from the JEDEC standardized low power SDRAM specifications)
  - Temperature Compensated Self-Refresh (TCSR)
  - Partial Array Self-Refresh (PASR)
  - Deep Power Down Mode (DPD)
- 70 ns random access cycle time, 20 ns page mode (read only) cycle time
- Byte read/write control by UB/LB
- Wireless operating temperature range from -25 °C to +85 °C
- P-VFBGA-48 chip-scale package (8 × 6 ball grid)

Table 1 Product Selection

| HYE18P32161AC                   | -70  | -85  | L70      | L85      |  |
|---------------------------------|------|------|----------|----------|--|
| Min. Random Cycle time (tRC)    | 70ns | 85ns | 70ns     | 85ns     |  |
| Min. Page Read Cycle time (tPC) | 20ns | 25ns | 20ns     | 25ns     |  |
| Operating current (Icc1)        | 20mA | 17mA | 20mA     | 17mA     |  |
| Stand-by current (Icc2)         | 120  | )uA  | 90uA     |          |  |
| Ordering Info                   |      |      | (Contact | Factory) |  |





Overview

## 1.2 General Description

The 32M Asynchronous/Page CellularRAM (CellularRAM) is is the competitive alternative to today's SRAM based solutions in wireless applications, such as cellular phones. With its high density 1T1C-cell concept and highly optimized low power design, the CellularRAM is the advanced economic solution for the growing memory demand in baseband IC designs. SRAM-pin compatibility, refresh-free operation and extreme low power design makes a drop-in replacement in legacy systems an easy procedure.

Low power feature of Partial Array Self Refresh (PASR) allows the user to dynamically scale the active (=refreshed) memory to his needs and to adapt the refresh rate to the actual system environment. That is no power penalty is paid in case only portions of the total available memory capacity is used (e.g. 8Mb out of 32Mb).

The CellularRAM is available in two package options, in the SRAM compatible FBGA 48-ball package and with an enhanced feature set in a FBGA 54-ball package. For the advanced 54-ball device please refer to the corresponding data sheet (**HYE18P32160AC**).

The CelllularRAM can be powered from a single 1.8V power supply feeding the core and the output drivers. Feeding the I/Os with a separate voltage supply the CelllularRAM can be easily adapted to systems operating in an I/O voltage range from 1.8V to 3.0V. The chip is fabricated in Infineon Technologies advanced 0.14µm low power process technology.

The configuration of interfacing CellularRAM is illustrated in Figure 1. Data byte control ( $\overline{UB}$ ,  $\overline{LB}$ ) is featured in all modes and provides dedicated lower and upper byte access.



Figure 1 Cellular RAM - Interface Configuration Options

The CellularRAM comes in a P-VFBGA-48 package.

Overview

# 1.3 HYE18P32161AC(-/L)70/85 Ball Configuration



Figure 2 Standard Ballout - HYE18P32161AC(-/L)70/85

Note: Figure 2 shows top view

Overview

# 1.4 HYE18P32161AC(-/L)70/85 Ball Definition and Description

# Table 2 Ball Description - HYE18P32161AC(-/L)70/85

| Ball                                                                     | Туре            | Detailed Function                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS1                                                                      | Input           | Chip Select CS1 enables the command decoder when low and disables it when high. When the command decoder is disabled new commands are ignored, addresses are don't care and outputs are forced to high-Z. Internal operations, however, continue. For the details please refer to the command tables in Chapter 1.6.                                                                                                                           |
| ŌĒ                                                                       | Input           | Output Enable  OE controls DQ output driver. OE low drives DQ, OE high sets DQ to high-Z.                                                                                                                                                                                                                                                                                                                                                      |
| WE                                                                       | Input           | Write Enable WE set to low while CS is low initiates a write command.                                                                                                                                                                                                                                                                                                                                                                          |
| UB, LB                                                                   | Input           | Upper/Lower Byte Enable  UB enables the upper byte DQ15-8 (resp. LB DQ7 0) during read/write operations.  UB (LB) deassertion prevents the upper (lower) byte from being driven during read or being written.                                                                                                                                                                                                                                  |
| <u>77</u>                                                                | Input           | Deep Power Down Enable/ Set Control Register Strapping $\overline{ZZ}$ to low for more than 10µs the device is put to deep power down mode. If a write access is initiated instantly (<500ns) after $\overline{ZZ}$ has been asserted to low access to the refresh configuration register is given. By applying the SET CONTROL REGISTER (SCR) command (see <b>Table 3</b> ) the address bus is then loaded into the refresh control register. |
| A <20:0>                                                                 | Input           | Address Inputs During a Control Register Set operation, the address inputs define the register settings.                                                                                                                                                                                                                                                                                                                                       |
| DQ <15:0>                                                                | I/O             | Data Input/Output The DQ signals $\overline{0}$ to $\overline{15}$ form the 16-bit data bus.                                                                                                                                                                                                                                                                                                                                                   |
| $\begin{array}{c} \hline 1 \times V_{DD} \\ 1 \times V_{SS} \end{array}$ | Power<br>Supply | Power Supply, Core Power and Ground for the internal logic.                                                                                                                                                                                                                                                                                                                                                                                    |
| $\begin{array}{c} 1 \times V_{DDQ} \\ 1 \times V_{SSQ} \end{array}$      | Power<br>Supply | Power Supply, I/O Buffer Isolated Power and Ground for the output buffers to provide improved noise immunity.                                                                                                                                                                                                                                                                                                                                  |
| 1 × NC                                                                   | _               | No Connect Please do not connect. Reserved for future use, i.e. E3: A21, see ballout in Figure 2 on Page 10.                                                                                                                                                                                                                                                                                                                                   |



Overview

# 1.5 Functional Block Diagram



Figure 3 Functional Block Diagram



Overview

#### 1.6 Commands

All commands are of asynchronous nature. The supported control signal combinations are listed in the table below.

Table 3 Asynchronous Command Table

| Operation Mode          | Power Mode                   | CS1 | WE | ŌĒ              | UB/LB           | ZZ | A19 | A20 - A0 | DQ15:0 |
|-------------------------|------------------------------|-----|----|-----------------|-----------------|----|-----|----------|--------|
| READ                    | Active                       | L   | Н  | L               | L <sup>1)</sup> | Н  | V   | ADR      | DOUT   |
| WRITE                   | Active                       | L   | L  | X <sup>2)</sup> | L <sup>1)</sup> | Н  | V   | ADR      | DIN    |
| SET CONTROL<br>REGISTER | Active                       | L   | L  | X <sup>2)</sup> | Х               | L  | L   | RCR DIN  | Х      |
| NO OPERATION            | Standby~Active <sup>3)</sup> | L   | Н  | Н               | Х               | Н  | Х   | Х        | High-Z |
| DESELECT                | Standby                      | Н   | Х  | Х               | Х               | Х  | Х   | Х        | High-Z |
| DPD                     | Deep Power Down              | Н   | Χ  | Χ               | Х               | L  | Х   | Х        | High-Z |

<sup>1)</sup> Table 3 reflects the behaviour if  $\overline{\text{UB}}$  and  $\overline{\text{LB}}$  are asserted to low. If only either of the signals,  $\overline{\text{UB}}$  or  $\overline{\text{LB}}$ , is asserted to low only the corresponding data byte will be output or written ( $\overline{\text{UB}}$  enables DQ15 - DQ8,  $\overline{\text{LB}}$  enables DQ7 - DQ0).

Note: 'L' represents a low voltage level, 'H' a high voltage level, 'X' represents "Don't Care", 'V' represents "Valid".

Table 4 Description of Commands

| Mode                 | Description                                                                                                                                                                                                                                                                                                                                                             |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| READ                 | The READ command is used to perform an asynchronous read cycle. The signals, $\overline{\text{UB}}$ and $\overline{\text{LB}}$ , define whether only the lower, the upper or the whole 16-bit word is output.                                                                                                                                                           |
| WRITE                | The WRITE command is used to perform an asynchronous write cycle. The data is latched on the rising edge of either $\overline{CS}$ , $\overline{WE}$ , $\overline{UB}$ , $\overline{LB}$ , whichever comes first. The signals, $\overline{UB}$ and $\overline{LB}$ , define whether only the lower, the upper or the whole 16-bit word is latched into the CellularRAM. |
| SET CONTROL REGISTER | The control registers are loaded via the address inputs A15 - A0 performing an asynchronous write access. Please refer to the control register description for details. The SCR command can only be issued when the CellularRAM is in idle state.                                                                                                                       |
| NO OPERATION         | The NOP command is used to perform a no operation to the CellularRAM, which is selected ( $\overline{CS1} = 0$ ). Operations already in progress are not affected. Power consumption of this command mode varies by address change and initiating condition.                                                                                                            |
| DESELECT             | The DESELECT function prevents new commands from being executed by the CellularRAM. The CellularRAM is effectively deselected. I/O signals are put to high impedance state.                                                                                                                                                                                             |
| DPD                  | DPD stops all refresh-related activities and entire on-chip circuit operation. Current consumption drops below 25 $\mu$ A. Wake-up from DPD also requires 150 $\mu$ s to get ready for normal operation. It is prohibited to invoke the DPD mode which only lasts no longer than 1ms.                                                                                   |

Note: 'L' represents a low voltage level, 'H' a high voltage level, 'X' represents "Don't Care", 'V' represents "Valid".

<sup>2)</sup> During a write access invoked by  $\overline{\text{WE}}$  set to low the  $\overline{\text{OE}}$  signal is ignored.

<sup>3)</sup> Stand-by power mode applies only to the case when  $\overline{\text{CS}}$  goes low from DESELECT while no address change occurs. Toggling address results in active power mode. Also, NO OPERATION from any active power mode by keeping  $\overline{\text{CS}}$  low consumes the power higher than stand-by mode.



**Functional Description** 

## **2** Functional Description

## 2.1 Power-Up and Initialization

The power-up and initialization sequence guarantees that the device is preconditioned to the user's specific needs. Like conventional DRAMs, the CellularRAM must be powered up and initialized in a predefined manner.  $V_{\rm DD}$  and  $V_{\rm DDQ}$  must be applied at the same time to the specified voltage while the input signals are held in "DESELECT" state ( $\overline{\rm CS1}$  = High).

After power on, an initial pause of 150  $\mu$ s is required prior to the control register access or normal operation. Failure to follow these steps may lead to unpredictable start-up modes.



Figure 4 Power Up Sequence

**Functional Description** 

#### 2.2 Access To The Control Register Map

Write-only access to the refresh control register is enabled by applying the SCR command and asserting the  $\overline{ZZ}$ -pin to low. **Figure 5** shows the mapping of the address bus lines to the the refresh control register bits, whereas in Figure 6 the access timing is illustrated.



Figure 5 Refresh Control Registers



Figure 6 Control Register Write Access Protocol



**Functional Description** 

## 2.3 Refresh Control Register

The Refresh Control Register (RCR) allows to save stand-by power additionally by making use of the Temperature-Compensated Self Refresh (TCSR), Partial-Array Self Refresh (PASR) and Deep Power Down (DPD) features. The Refresh Control Register is programmed via the Control Register Set command and retains the stored information until it is reprogrammed or the device loses power.

Please note that the RCR contents can only be set or changed when the CellularRAM is in idle state.

#### RCR Refresh Control Register

 $(\overline{ZZ}, A19 = 00_B)$ 

| A20 | A19 | A18 | A17 | A16    | A15    | A14 | A13 | A12    | A11    | A10 | Α9 | A8 | A7 | A6 | A5 | A4  | A3 | A2 | A1   | A0 |
|-----|-----|-----|-----|--------|--------|-----|-----|--------|--------|-----|----|----|----|----|----|-----|----|----|------|----|
| 0   | RS  |     | ı   | I<br>I | I<br>I | ı   | 0   | I<br>I | I<br>I | 1 1 |    |    | PM | тс | SR | DPD | 0  | 1  | PASR |    |

| Field | Bits  | Type <sup>1)</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|-------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RS    | 19    | W                  | Register Select 0 set to 0 to select this RCR.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| PM    | 7     | W                  | Page Mode Enable/Disable In asynchronous operation mode the user has the option to toggle A0 - A3 in a random way at higher rate (20 ns vs. 70 ns) to lower access times of subsequent reads with 16-word boundary. In synchronous mode this option has no effect. The max. page length is 16 words.  Please note that as soon as page mode is enabled the $\overline{\text{CS1}}$ low time restriction applies. This means that the $\overline{\text{CS1}}$ signal must not be kept low longer than $t_{\text{CSL}}$ = 8 μs. Please refer to Figure 11.  O page mode disabled (default) 1 page mode enabled |
| TCSR  | [6:5] | W                  | Temperature Compensated Self Refresh The 2-bit wide TCSR field features four different temperature ranges to adjust the refresh period to the actual case temperature. Since DRAM technology requires higher refresh rates at higher temperature this is a second method to lower power consumption in case of low or medium temperatures.  11 +85 °C (default) 00 +70 °C 01 +45 °C 10 +15 °C                                                                                                                                                                                                                |
| DPD   | 4     | w                  | Deep Power Down Enable/Disable The DPD control bit puts the CellularRAM device in an extreme low power mode cutting current consumption to less than 25 μA. Stored memory data is not retained in this mode, while the settings of control register, RCR is stored during DPD. Please note that it is not allowed to use DPD mode for the duration of less than 1ms.  0 DPD enabled 1 DPD disabled (default)                                                                                                                                                                                                 |

#### **Functional Description**

| Field | Bits                | Type <sup>1)</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------|---------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PASR  | [2:0]               | w w                | Partial Array Self Refresh The 3-bit PASR field is used to specify the active memory array. The active memory array will be kept periodically refreshed whereas the disabled parts will be excluded from refresh and previously stored data will get lost. The normal operation still can be executed in disabled array, but stored data is not guaranteed. This way the customer can dynamically adapt the memory capacity in steps of 8 Mbit (4Mbit at the lowest) to one's need without paying a power penalty. Please refer to Figure 7.  000 entire memory array (default) |
|       |                     |                    | 001 lower 1/2 of the memory array (16 Mb) 010 lower 1/4 of the memory array (8 Mb) 011 lower 1/8 of the memory array (4 Mb) 100 zero 101 upper 1/2 of the memory array (16 Mb) 110 upper 1/4 of the memory array (8 Mb) 111 upper 1/8 of the memory array (4 Mb)                                                                                                                                                                                                                                                                                                                |
| Res   | 20,<br>[18:8],<br>3 | W                  | Reserved must be set to '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

<sup>1)</sup> w: write-only access

#### 2.3.1 Partial Array Self Refresh (PASR)

By applying PASR the user can dynamically customize the memory capacity to one's actual needs in normal operation mode and standby mode. With the activation of PASR there is no longer a power penalty paid for the larger CellularRAM memory capacity in case only e.g. 8 MB are used by the host system.

Bit2 down to bit0 specify the active memory array and its location (starting from bottom or top). The memory parts not used are powered down immediately after the mode register has been programmed. Advice for the proper register setting including the address ranges is given in **Figure 7**.



Figure 7 PASR Programming Scheme

PASR is activated, i.e. the memory parts not used are powered down, after  $\overline{ZZ}$  has been held low for more than 10µs. In PASR state no READ or WRITE commands are recognized. To resume WRITE or READ operations, the device must exit PASR by taking  $\overline{ZZ}$  to high level voltage again.

Pre-condition to enter PASR on  $\overline{ZZ}$  low is that the Deep Power Down mode has been disabled before via RCR.Bit4= 1.

**Figure 8** shows an exemplary PASR configuration where it is assumed that the application uses max. 8 Mbit out of 32 Mbit.

**Functional Description** 



Figure 8 PASR Configuration Example

#### 2.3.2 Deep Power Down Mode

To put the device in deep power down mode, it is required to comply with 2-steps. At first, the DPD mode bit must be set to be enabled in the Refresh Configuration Register. When DPD entry is really required,  $\overline{ZZ}$  pin must be asserted to low for longer than 10 $\mu$ s. Between these 2 steps, any normal operations are permitted. Once the device enters into this extreme low power mode, current consumption is cut down to less than 25 $\mu$ A. It is prohibited to use DPD mode in case the duration does not exceed 1ms.

All internal voltage generators inside the CelllularRAM are switched off and the internal self-refresh is stopped. This means that all stored information will be lost in any time. The device will remain in DPD mode as long as  $\overline{ZZ}$  is held low. To exit the Deep Power Down mode, it is needed to simply bring  $\overline{ZZ}$  to high voltage level. A guard time of at least 150µs has to be met where no commands beside DESELECT must be applied to re-enter standby or idle mode. (see Figure 16).

#### 2.3.3 Temperature Compensated Self Refresh (TCSR)

The 2-bit wide TCSR field features four different temperature ranges to adjust the refresh period to the actual case temperature. DRAM technology requires higher refresh rates at higher temperature. At low temperature the refresh rate can be reduced, which reduces as well the standby current of the chip. This feature can be used in addition to PAR to lower power consumption in case of low or medium temperatures. Please refer to **Table 5**.

#### 2.3.4 Power Saving Potential in Standby When Applying PASR, TCSR or DPD

Table 5 demonstrates the currents in standby mode when PASR, TCSR or DPD is applied.

Table 5 Standby Currents When Applying PASR, TCSR or DPD

| Operation<br>Mode      | Power Mode      | PASR | Bit<br>Controlled | Wake-Up<br>Phase | Active<br>Array                |                                                  | Standby [μA]                                    |                                                |                                                |  |  |
|------------------------|-----------------|------|-------------------|------------------|--------------------------------|--------------------------------------------------|-------------------------------------------------|------------------------------------------------|------------------------------------------------|--|--|
| NO                     | STANDBY         | TCSR | RCR.Bit6-5        | _                | _                              | 85°                                              | 70°                                             | 45°                                            | 15°                                            |  |  |
| OPERATION/<br>DESELECT |                 | PASR | RCR.Bit2-0        | _                | Full<br>1/2<br>1/4<br>1/8<br>0 | 90(120)<br>80(105)<br>70(90)<br>60(75)<br>50(60) | 75(100)<br>68(90)<br>62(80)<br>55(70)<br>50(60) | 60(80)<br>56(75)<br>53(70)<br>52(65)<br>50(60) | 50(60)<br>50(60)<br>50(60)<br>50(60)<br>50(60) |  |  |
| DPD                    | DEEP POWER DOWN | DPD  | RCR.Bit4          | ~150 µs          | 0                              | 25.0                                             |                                                 |                                                |                                                |  |  |

This is for reference only. It is not 100% tested, only sampled.



**Functional Description** 

## 2.3.5 Page Mode Enable/Disable

In asynchronous operation mode, the user has the option to enable page mode to toggle A0 - A3 in random way at higher cycle rate (20 ns vs. 70 ns) to lower access times of subsequent reads within 16-word boundary. Write operation is not supported in the manner of page mode access. In synchronous mode, this option has no effect. The max. page length is 16 words, so which A0 - A3 is regarded as page-mode address. If the access needs to cross the boundary of 16-word (any difference in A20 - A4), then it should start over new random access cycle with toggling  $\overline{\text{CS1}}$ .

Please note that as soon as page mode is enabled the  $\overline{\text{CS1}}$  low time restriction applies. This means that the  $\overline{\text{CS1}}$  signal must not kept low longer than  $t_{\text{CSL}} = 8 \, \mu \text{s}$ . Please refer to **Figure 11**.



**Functional Description** 

#### 2.4 Asynchronous Read

The CellularRAM applies the standard asynchronous SRAM protocol to perform read and write accesses.

Reading from the device in asynchronous mode is accomplished by asserting the Chip Select ( $\overline{CS1}$ ) and Output Enable ( $\overline{OE}$ ) signals to low while forcing Write Enable ( $\overline{WE}$ ) to high. If the Upper Byte ( $\overline{UB}$ ) control line is set active low then the upper word of the addressed data is driven on the output lines, DQ15 to DQ8. If the Lower Byte ( $\overline{LB}$ ) control line is set active low then the lower word of the addressed data is driven on the output lines, DQ7 to DQ0.



Figure 9 Asynchronous Read - Address Controlled ( $\overline{CS1} = \overline{OE} = V_{IL}$ ,  $\overline{WE} = V_{IH}$ ,  $\overline{UB}$  and/or  $\overline{LB} = V_{IL}$ ,  $\overline{ZZ} = V_{IH}$ )



Figure 10 Asynchronous Read ( $\overline{WE} = V_{IH}$ ,  $\overline{ZZ} = V_{IH}$ )

**Functional Description** 

## 2.4.1 Page Read Mode

If activated by RCR.Bit7 page mode allows to toggle the four lower address bits (A3 to A0) to perform subsequent random read accesses (max. 16-words by A3 - A0) at much faster speed than 1<sup>st</sup> read access. Page mode operation supports only read access in CellularRAM. As soon as page mode is activated,  $\overline{\text{CS1}}$  low time restriction ( $t_{\text{CSL}}$ ) applies. Toggling  $\overline{\text{CS1}}$  is required to start over new page when A4 or higher addresses change. The usage of page mode is only recommended in systems which can respect this limitation.



Figure 11 Asynchronous Page Read Mode ( $\overline{ZZ} = V_{IH}$ )



#### **Functional Description**

Table 6 Timing Parameters - Asynchronous Read

| Parameter                            | Symbol          | 7    | <b>'</b> 0 | 8    | 85 Ur |    | Notes |
|--------------------------------------|-----------------|------|------------|------|-------|----|-------|
|                                      |                 | Min. | Max.       | Min. | Max.  |    |       |
| Read cycle time                      | $t_{RC}$        | 70   | _          | 85   | _     | ns | _     |
| Address access time                  | $t_{AA}$        | _    | 70         | _    | 85    | ns | _     |
| Page address cycle time              | $t_{PC}$        | 20   | _          | 25   | _     | ns | _     |
| Page address access time             | $t_{PAA}$       | _    | 20         | _    | 25    | ns | _     |
| Output hold from address change      | t <sub>OH</sub> | 5    | _          | 6    | _     | ns | _     |
| Chip select access time              | $t_{CO}$        | _    | 70         | _    | 85    | ns | _     |
| UB, LB access time                   | $t_{BA}$        | _    | 70         | _    | 85    | ns | _     |
| OE to valid output data              | $t_{\sf OE}$    | -    | 20         | _    | 25    | ns | _     |
| Chip select pulse width low time     | $t_{CSL}$       | -    | 8          | _    | 8     | μS | _     |
| Chip select to output active         | $t_{LZ}$        | 6    | -          | 6    | _     | ns | _     |
| Chip select disable to high-Z output | $t_{HZ}$        | -    | 10         | _    | 10    | ns | _     |
| UB, LB enable to output active       | $t_{BLZ}$       | 5    | _          | 5    | _     | ns | _     |
| UB, LB disable to high-Z output      | $t_{BHZ}$       | -    | 9          | _    | 9     | ns | _     |
| Output enable to output active       | $t_{OLZ}$       | 3    | _          | 3    | _     | ns | _     |
| Output disable to high-Z output      | $t_{OHZ}$       | _    | 6          | _    | 8     | ns | _     |
| CS1 high time when toggling          | $t_{CPH}$       | 10   | _          | 15   | _     | ns | _     |
| UB, LB high time when toggling       | $t_{BPH}$       | 10   | _          | 15   | _     | ns | _     |



**Functional Description** 

#### 2.5 Asynchronous Write

Writing to the device in asynchronous mode is accomplished by asserting the Chip Select  $(\overline{CS1})$  and Write Enable  $(\overline{WE})$  signals to low. If the Upper Byte  $(\overline{UB})$  control line is set active low then the upper word (DQ15 to DQ8) of the data bus is written to the specified memory location. If the Lower Byte  $(\overline{LB})$  control line is set active low then the lower word (DQ7 to DQ0) of the data bus is written to the specified memory location. Write operation takes place when either one or both  $\overline{UB}$  and  $\overline{LB}$  is asserted low. The data is latched by the rising edge of either  $\overline{CS1}$ ,  $\overline{WE}$ , or  $\overline{UB/LB}$  whichever signal comes first.



Figure 12 Asynchronous Write -  $\overline{\text{WE}}$  Controlled ( $\overline{\text{OE}} = V_{\text{IH}}$  or  $V_{\text{IL}}$ ,  $\overline{\text{ZZ}} = V_{\text{IH}}$ )



Figure 13 Asynchronous Write -  $\overline{CS1}$  Controlled ( $\overline{OE} = V_{IH}$  or  $V_{IL}$ ,  $\overline{ZZ} = V_{IH}$ )



**Functional Description** 



Figure 14 Asynchronous Write -  $\overline{UB}$ ,  $\overline{LB}$  Controlled ( $\overline{OE} = V_{IH}$  or  $V_{IL}$ ,  $\overline{ZZ} = V_{IH}$ )

The programming of control register in asynchronous mode is performed in the similar manner as asynchronous write except  $\overline{ZZ}$  being held low during the operation. Note that  $\overline{ZZ}$  has to meet set-up time ( $t_{ZZWE}$ ) and hold time ( $t_{WEZZ}$ )of valid state (= Low) in reference to  $\overline{WE}$  falling and rising edge, respectively.  $\overline{CS1}$  should toggle at the end of the operation to get ready for following access.



Figure 15 Asynchronous Write to Control Register ( $\overline{OE} = V_{IH}$  or  $V_{IL}$ )



#### **Functional Description**

Table 7 Timing Parameters - Asynchronous Write

| Parameter                              | Symbol             | 7    | <b>'</b> 0 | 8    | 5    | Unit | Notes |
|----------------------------------------|--------------------|------|------------|------|------|------|-------|
|                                        |                    | Min. | Max.       | Min. | Max. |      |       |
| Write cycle time                       | $t_{WC}$           | 70   | _          | 85   | _    | ns   | _     |
| Address set-up time to start of write  | t <sub>AS</sub>    | 0    | _          | 0    | _    | ns   | _     |
| Address valid to end of write          | $t_{\sf AW}$       | 70   | _          | 85   | _    | ns   | _     |
| Write recovery time                    | $t_{WR}$           | 0    | _          | 0    | _    | ns   | _     |
| Chip select pulse width low time       | $t_{\mathrm{CSL}}$ | _    | 8          | _    | 8    | μS   | _     |
| Chip select to end of write            | $t_{\sf CW}$       | 70   | _          | 85   | _    | ns   | _     |
| Byte control valid to end of write     | $t_{BW}$           | 70   | _          | 85   | _    | ns   | _     |
| Write pulse width                      | $t_{WP}$           | 40   | _          | 45   | _    | ns   | _     |
| Write pulse pause                      | $t_{WPH}$          | 10   | _          | 15   | _    | ns   | _     |
| CS high time when toggling             | t <sub>CPH</sub>   | 10   | _          | 15   | _    | ns   | _     |
| UB, LB high time when toggling         | $t_{BPH}$          | 10   | _          | 15   | _    | ns   | _     |
| Write to output disable                | $t_{WHZ}$          | _    | 10         | _    | 10   | ns   | _     |
| End of write to output enable          | $t_{\sf OW}$       | 3    | _          | 3    | _    | ns   | _     |
| Write data setup time                  | $t_{\sf DW}$       | 20   | _          | 20   | _    | ns   | _     |
| Write data hold time                   | $t_{DH}$           | 0    | _          | 0    | _    | ns   | _     |
| CS1 high setup time to ZZ low          | $t_{CDZZ}$         | 5    | -          | 5    | _    | ns   | _     |
| ZZ active setup time to start of write | $t_{\sf ZZWE}$     | 10   | 500        | 10   | 500  | ns   | _     |
| ZZ active hold time from end of write  | $t_{WEZZ}$         | 0    | _          | 0    | _    | ns   | _     |

**Functional Description** 

#### 2.6 Deep Power Down Mode Entry/ Exit

To put the device in deep power down mode, it is required to comply with 2-step operation. At first, the DPD mode bit (RCR.bit4) has be programmed to be enabled in the Refresh Configuration Register through SCR command. When DPD entry is really required,  $\overline{ZZ}$  pin must be asserted to low for longer than 10 $\mu$ s while  $\overline{CS1}$  sets to high as shown in Figure 15. Between these 2 steps, any normal operations are permitted. Once the device enters into this extreme low power mode, current consumption is cut down to less than 25 $\mu$ A.

Please note that 2 step operation for DPD entry is not designed to take place at a time when  $\overline{ZZ}$  is held low. In case of back-to-back operation to perform 2 steps, it is required to meet  $\overline{ZZ}$  precharge time ( $t_{7PH}$ ).

All internal voltage generators inside the CelllularRAM are switched off and the internal self-refresh is stopped. This means that all stored information will be lost in any time. The device will remain in DPD mode as long as  $\overline{ZZ}$  is held low. To exit the Deep Power Down mode, it is needed to simply bring  $\overline{ZZ}$  to high voltage level. A guard time of at least 150µs ( $t_R$ ) has to be met where no commands beside DESELECT must be applied to re-enter standby or idle mode.

Figure 16 Deep Power Down Entry/ Exit



Table 8 DPD/ ZZ Timing Table

| Parameter                     | Symbol             | 70 8 | & 85 | Unit | Notes |
|-------------------------------|--------------------|------|------|------|-------|
|                               |                    | Min. | Max. |      |       |
| CS1 high setup time to ZZ low | $t_{CDZZ}$         | 5    | _    | ns   | _     |
| ZZ precharge time             | $t_{ZPH}$          | 5    | _    | ns   | _     |
| ZZ active for DPD entry       | t <sub>ZZMIN</sub> | 10   | _    | μs   | _     |
| DPD Duration                  | $t_{DPD}$          | 1    | _    | ms   | _     |
| Recovery time from DPD exit   | $t_{R}$            | 150  | _    | μs   | _     |

#### 2.7 General AC Input/Output Reference Waveform

The input timings refer to a midlevel of  $V_{\rm DDQ}/2$  while as output timings refer to midlevel  $V_{\rm DDQ}/2$ . The rising and falling edges are 10 - 90% and < 2 ns.



**Electrical Characteristics** 

#### 3 Electrical Characteristics

#### 3.1 Absolute Maximum Ratings

Table 9 Absolute Maximum Ratings

| Parameter                                                          | Symbol     | Limit \ | Values | Unit | Notes |  |
|--------------------------------------------------------------------|------------|---------|--------|------|-------|--|
|                                                                    |            | Min.    | Max.   |      |       |  |
| Operating temperature range                                        | $T_{C}$    | -25     | +85    | °C   | _     |  |
| Storage temperature range                                          | $T_{STG}$  | -55     | +150   | °C   | _     |  |
| Soldering peak temperature (10 s)                                  | $T_{Sold}$ | _       | 260    | °C   | _     |  |
| Voltage of $V_{ m DD}$ supply relative to $V_{ m SS}$              | $V_{DD}$   | -0.3    | +2.45  | V    | _     |  |
| Voltage of $V_{\mathrm{DDQ}}$ supply relative to $V_{\mathrm{SS}}$ | $V_{DDQ}$  | -0.3    | +3.6   | V    | _     |  |
| Voltage of any input relative to $V_{ m SS}$                       | $V_{IN}$   | -0.3    | +3.6   | V    | _     |  |
| Power dissipation                                                  | $P_{D}$    | _       | 180    | mW   | _     |  |
| Short circuit output current                                       | $I_{OUT}$  | -50     | +50    | mA   | _     |  |

Attention: Stresses above those listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit.

## 3.2 Recommended Power & DC Operation Ratings

All values are recommended operating conditions unless otherwise noted.

Table 10 Recommended DC Operating Conditions

| Parameter                        | Symbol    | L               | Limit Values |                     |   |   |  |
|----------------------------------|-----------|-----------------|--------------|---------------------|---|---|--|
|                                  |           | Min.            | Тур.         | Max.                | İ |   |  |
| Power supply voltage, core       | $V_{DD}$  | 1.7             | 1.8          | 1.95                | V | _ |  |
| Power supply voltage, 1.8 V I/Os | $V_{DDQ}$ | 1.7             | 1.8          | 2.25                | V | _ |  |
| Power supply voltage, 2.5 V I/Os | $V_{DDQ}$ | 2.3             | 2.5          | 2.7                 | V | _ |  |
| Power supply voltage, 3.0 V I/Os | $V_{DDQ}$ | 2.7             | 3.0          | 3.3                 | V | _ |  |
| Input high voltage               | $V_{IH}$  | $V_{DDQ} - 0.4$ | _            | $V_{\rm DDQ}$ + 0.2 | V | _ |  |
| Input low voltage                | $V_{IL}$  | -0.2            | -            | 0.4                 | V | _ |  |

Table 11 DC Characteristics

| Parameter                                          | Symbol   | L                   | Unit | Notes               |    |   |
|----------------------------------------------------|----------|---------------------|------|---------------------|----|---|
|                                                    |          | Min.                | Тур. | Max.                |    |   |
| Output high voltage ( $I_{OH} = -0.2 \text{ mA}$ ) | $V_{OH}$ | $V_{DDQ} 	imes 0.8$ | _    | _                   | V  | _ |
| Output low voltage ( $I_{OL} = 0.2 \text{ mA}$ )   | $V_{OL}$ | _                   | _    | $V_{DDQ} 	imes 0.2$ | V  | _ |
| Input leakage current                              | $I_{LI}$ | _                   | _    | 1                   | μΑ | _ |
| Output leakage current                             | $I_{LO}$ | _                   | -    | 1                   | μΑ | _ |



#### **Electrical Characteristics**

**Table 12 Operating Characteristics** 

| Parameter                                                      | Symbol     |      | 70   |      | 85   | Unit | Test                                             | Notes |
|----------------------------------------------------------------|------------|------|------|------|------|------|--------------------------------------------------|-------|
|                                                                |            | Min. | Max. | Min. | Max. |      | Condition                                        |       |
| Operating Current                                              |            |      |      |      |      | mA   | $V_{\rm in} = V_{\rm DD}$ or                     | 1)    |
| <ul> <li>Async read/write random @t<sub>RCmin</sub></li> </ul> | $I_{DD1}$  | _    | 20   | _    | 17   |      | $V_{\rm in} = V_{\rm DD}$ or $V_{\rm SS}$ , Chip |       |
| • Async read/write random $@t_{RC} = 1 \mu s$                  | $I_{DD1L}$ | _    | 5    | _    | 5    |      | enabled,                                         |       |
| Async Page read                                                | $I_{DD1P}$ | _    | 15   | _    | 12   |      | $I_{\text{out}} = 0$                             |       |
| Stand-By Current : L-part (32M)                                | $I_{DD2}$  | _    | 90   | _    | 90   | μΑ   | $V_{\rm in} = V_{\rm DD}$ or                     | _     |
| Stand-By Current : Std. part (32M)                             |            | _    | 120  | _    | 120  | μΑ   | $V_{ m SS}$ , Chip deselected, (Full array)      |       |
| Deep Power Down Current (32M)                                  | $I_{DD3}$  | _    | 25   | _    | 25   | μΑ   | $V_{\rm in}$ = $V_{\rm DD}$ or $V_{\rm SS}$      | _     |

<sup>1)</sup> The specification assumes the output disabled.

## 3.3 Output Test Conditions



Figure 17 Output Test Circuit

Please refer to section Section 2.7.

#### 3.4 Pin Capacitances

Table 13 Pin Capacitances

| Pin                                                                                                                                                            | Lin  | nit Values | Unit | Condition                                         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|------|---------------------------------------------------|
|                                                                                                                                                                | Min. | Max.       |      |                                                   |
| A20 - A0, $\overline{\text{CS1}}$ , $\overline{\text{OE}}$ , $\overline{\text{WE}}$ , $\overline{\text{UB}}$ , $\overline{\text{LB}}$ , $\overline{\text{ZZ}}$ | _    | 5.0        | pF   | $T_{\rm A}$ = +25 °C freq. = 1 MHz                |
| DQ15 - DQ0                                                                                                                                                     | _    | 6.0        | pF   | $V_{\text{pin}} = 0 \text{ V}$ (sampled, not 100% |
|                                                                                                                                                                |      |            |      | tested)                                           |



**Package Outlines** 

# 4 Package Outlines



Figure 18 P-VFBGA-48 (Plastic Very Thin Fine Pitch Ball Grid Array Package)

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": <a href="http://www.infineon.com/products">http://www.infineon.com/products</a>.

SMD = Surface Mounted Device

Dimensions in mm

Appendix A: S/W Register Entry Mode ("4-cycle method")

## Appendix A: S/W Register Entry Mode ("4-cycle method")

Other than  $\overline{ZZ}$ -controlled SCR operation, CellularRAM supports software (S/W) method as an alternative to access the control registers. Since S/W register entry mode consists of 4 consecutive access cycles to top memory location (all addresses are "1"), it is often referred as "4-cycle method". 4-cycles starts from 2 back-to-back read cycles (initializing command identification) followed by one write cycle (command identification completed and refresh control register is accessed), then final write cycle for configuring the RCR by the given input or read cycle to check the content of the register through DQ pins. It does function the configuration of control register bits like the way with dedicated pin,  $\overline{ZZ}$  method, but there are a few differences from  $\overline{ZZ}$ -controlled method as follow;

- Register read mode (checking content) is supported with S/W register entry as well as register write (program).
- The mode bits for control register are supplied through DQ <15:0> instead of address pins in ZZ-controlled.
  Though each register has 21-bits (A<20:0>) for 32Mb CellularRAM, only low 16-bit registers becomes valid during S/W method.
- The valid selection of refresh control register, RCR, is done with the state of DQ<15:0> given at 3rd cycle. ("00h")
- Since S/W register entry asks for 4 complete access cycles in a row and the device is designed operating with
  internally regulated supply which is going to be discharged in deep power-down (DPD) mode, DPD function
  is not supported with this programming method.
- The method is realized by the device exactly when 2 consecutive read cycles to top memory location is followed by write cycle to the same location, so that any exceptional cycle combination not only access mode, but also the number of cycles will fail in invoking the register entry mode properly.



Figure 19 S/W Register Entry timing (Address input = 1FFFFFh)

As depicted in Figure 19, 4-cycle operation requires the following timing requirement which are not applied to normal asynchronous read or write cycles.

• CS has to toggle in every cycle to distinguish 4 consecutive cycles.

Address input of top memory location has to be maintained until the completion of each cycle by simply holding all address signals high or latching them by  $\overline{ADV}$  until  $\overline{CS}$  goes high.

Data Sheet 30 V2.2, 2004-7-12



#### Appendix A: S/W Register Entry Mode ("4-cycle method")



Figure 20 RCR Mapping in S/W Register Entry

Data Sheet 31 V2.2, 2004-7-12

www.infineon.com Published by Infineon Technologies AG